## Lesson Plan

| Name of Faculty | : | Dr. Suman Rani, Guest Faculty of ECE           |
|-----------------|---|------------------------------------------------|
| Discipline      | : | Computer Science Engg.                         |
| Semester        | : | 5 <sup>TH</sup> (odd)                          |
| Subject         | : | Principal of Digital Electronics (OE/ ECE/ 1-T |

| Week             |         | Theory                                                    |      | Topic Covered Date and Remarks |           |  |
|------------------|---------|-----------------------------------------------------------|------|--------------------------------|-----------|--|
|                  | Lecture | Topic (Including Assignment/Test)                         | Date | HOD                            | Director- |  |
|                  | Day     |                                                           |      |                                | Principal |  |
| a et             | 1       | <b>Digital Fundamentals:</b> Decimal, Binary, octal       |      |                                |           |  |
| 1 <sup>st</sup>  | 2.      | I's and 2's complements                                   |      |                                |           |  |
|                  | 3       | Binary codes: BCD Excess-3 Gray                           |      |                                |           |  |
|                  | 5       | Dinary codes. Deb, Excess 5, Oray                         |      |                                |           |  |
|                  | 4       | Alphanumeric codes, Boolean theorems                      |      |                                |           |  |
| $2^{nd}$         | 5       | Universal gates                                           |      |                                |           |  |
|                  | 6       | Sum of products, product of sums, MIN TERMS, MAX<br>TERMS |      |                                |           |  |
|                  | 7       | K-MAP                                                     |      |                                |           |  |
| 3 <sup>rd</sup>  | 8       | Quine-Mc Cluskey method of minimization                   |      |                                |           |  |
|                  | 9       | Design of half adder and full adder                       |      |                                |           |  |
|                  | 10      | <b>Combinational circuits:</b> Half and full subtractors  |      |                                |           |  |
| $4^{\text{th}}$  | 11      | Binary parallel adder, carry look ahead adder             |      |                                |           |  |
|                  | 12      | BCD adder                                                 |      |                                |           |  |
|                  | 12      | Multinlavan Damultinlavan                                 |      |                                |           |  |
| <b>~</b> th      | 13      | Multiplexer, Demultiplexer                                |      |                                |           |  |
| 5                | 14      | Magnitude comparator                                      |      |                                |           |  |
|                  | 15      | Decoder, Priority Encoder, Encoder                        |      |                                |           |  |
| 4h               | 16      | Sequential Circuits: SR,JK Flip Flop                      |      |                                |           |  |
| 6 <sup>m</sup>   | 17      | T,D FF                                                    |      |                                |           |  |
|                  | 18      | Master Slave FF                                           |      |                                |           |  |
|                  | 19      | Triggering of FF, Conversion of FF                        |      |                                |           |  |
| $7^{\text{th}}$  | 20      | Ripple counter                                            |      |                                |           |  |
|                  | 21      | Ring counter                                              |      |                                |           |  |
|                  | 22      | UP down counter                                           |      |                                |           |  |
| $8^{\text{th}}$  | 23      | Shift Register, Universal Shift Register                  |      |                                |           |  |
|                  | 24      | Memory devices: ROM,PROM                                  |      |                                |           |  |
|                  | 25      | EPROM,EEPROM                                              |      |                                |           |  |
| $9^{\text{th}}$  | 26      | EAPROM                                                    |      |                                |           |  |
|                  | 27      | RAM, Static and Dynamic RAM                               |      |                                |           |  |
| 10 <sup>th</sup> | 28      | PLA                                                       |      |                                |           |  |
|                  | 29      | PAL                                                       |      |                                |           |  |
|                  | 30      | FPGA                                                      |      |                                |           |  |
| 11 <sup>m</sup>  | 31      | Logic levels                                              |      |                                |           |  |
|                  | 32      | Propagation delay                                         |      |                                |           |  |
|                  | 33      | Power Dissipation                                         |      |                                |           |  |
|                  | 34      | Fan in,Fan out                                            |      |                                |           |  |
| 12 <sup>th</sup> | 35      | Practice of Number systems                                |      |                                |           |  |
|                  | 36      | Conversion of Flip-flop Practice                          |      |                                |           |  |
| 13 <sup>th</sup> | 37      | ADDER/Subtarctor revision                                 |      |                                |           |  |
|                  | 38      | MCQ based on Unit 1& 2                                    |      |                                |           |  |
|                  | 39      | MCQ based on Unit 1& 2                                    |      |                                |           |  |