Discipline Subject : Computer Science and Engineering: Computer architecture and organization | Week | Theory | | | Topic Covered Date and Remarks | | | | | | |------------------|---------|-------------------------------------------|------|--------------------------------|--------------------|--|--|--|--| | | Lecture | Topic (Including Assignment/Test) | Date | HOD | Director-Principal | | | | | | 1st | 1. | Basic Boolean algebra and logic gates | | | | | | | | | | 2. | Combinational logic blocks | | | | | | | | | | 3. | Adder subtractor and multiplexers | | | | | | | | | | 4 | Sequential logic blocks | | | | | | | | | $2^{\text{nd}}$ | 5 | Flip flops,register,counter | | | | | | | | | | 6 | Flynn's classification | | | | | | | | | | 7 | Multilevel viewpoint of a machine | | | | | | | | | $3 \mathrm{rd}$ | 8 | Digital logic | | | | | | | | | | 9 | Micro architectures | | | | | | | | | | 10 | Operating systems | | | | | | | | | 4th | 11 | Performance matrix | | | | | | | | | | 12 | Cpu architecture types | | | | | | | | | | 13 | Computer registers, stack memory | | | | | | | | | $5 \mathrm{th}$ | 14 | Detailed data path of a typical cpu | | | | | | | | | | 15 | Computer organization concept | | | | | | | | | | 16 | Stored program concept | | | | | | | | | 6th | 17 | Instruction codes, Instruction cycles | | | | | | | | | | 18 | Timing and control, Types of instructions | | | | | | | | | 7th | | 1st Minor Test | | | | | | | | | | 19 | Memory reference ,register reference | | | | | | | | | 8th | 20 | I/o reference instructions | | | | | | | | | | 21 | Accumulator logic | | | | | | | | | | 22 | Control memory | | | | | | | | | $9_{\text{th}}$ | 23 | Introduction to parallelism | | | | | | | | | | 24 | Goals of parallelism and Amdahl's law | | | | | | | | | | 25 | Instruction level parallelism | | | | | | | | | 10 th | 26 | Processor level parallelism | | | | | | | | | | 27 | Pipelining and its features | | | | | | | | | 11a | 28 | Super scaling overview | | | | | | | | | 11th | 29 | Multiprocessor systems overview | | | | | | | | | | 30 | Memory hierarchy | | | | | | | | | 10. | 31 | I/O techniques | | | | | | | | | 12th | 32 | Need of memory and examples | | | | | | | | | | 33 | Cache memory and main memory | | | | | | | | | 13th | 34 | Stack organization, Instruction formats | | | |------|----|-------------------------------------------------------|--|--| | | 35 | Addressing modes, Types of various modes | | | | | 36 | Address sequencing, Instruction set architectures | | | | 14th | | 2 <sup>nd</sup> Minor Test | | | | 15th | 37 | Micro instructions, Classification of processors | | | | 15 | 38 | Micro program sequencer, Ram and Rom organization | | | | | 39 | Implementation of control unit, DMA modes of transfer | | |